## To do:

- -Lots of schematic clean-up! Posting for now for those interested.
- -Update board routing based on minor schematic changes since the board production.

#### To do:

- -power off sequencing
- -0.675 power indicator design (different mosfet for lower voltage?)
- -Programming header HS3 should be 2.0mm instead of 2.54mm
- -Move R267 from DDR to closer to SoC
- -Moce C193 closer to U61
- -Incorrect part # on 33MHz oscillator installed 25MHz for now
- -Additional oscillator for FPGA fabric (without Eth IC)?
- -Power header for 3.3V
- -Onboard LED for PL
- -Onboard buttones for PS and PL
- -Power rail selection jumpers don't seem to be needed. Always leave set to external DC barrel power.
- -Improve Ethernet reset circuit?
- -Add in HDMI controller (ADV7513?)
- -Power coming in from HDMI connection something needed to prevent this when the PCB is off?





| Schematic      |            | schematic1                                     |      |  |      |      | 2024-12-18 |    |   |  |
|----------------|------------|------------------------------------------------|------|--|------|------|------------|----|---|--|
| Scriematic     | Schematici |                                                |      |  |      | Date | 2024-11-09 |    |   |  |
| Page           |            | Misc                                           |      |  |      | nber |            |    | [ |  |
| Drawn          | rehsd      |                                                |      |  |      |      |            |    |   |  |
| Reviewed       |            | FPGA Dev Board - XILINX XC7Z020-1CLG484I v0.07 |      |  |      |      |            |    |   |  |
|                |            |                                                |      |  |      |      |            |    |   |  |
|                |            | VER                                            | SIZE |  | PAGE | 1    | 0F         | 13 |   |  |
| <b>EasyEDA</b> |            | V0.1                                           | В    |  |      |      |            |    |   |  |











2024-12-06

2024-11-09

0F

13

JLCPCB-002

# **USB OTG**

**USB 2.0 ULPI PHY** 



| <b>⇔</b> EasyEDA |         | VER         | SIZE<br>A4 |           | PAGE       | 7     | OF<br>OA.com | 13       |  |
|------------------|---------|-------------|------------|-----------|------------|-------|--------------|----------|--|
| Reviewed         | EasyEDA | FPGA        | Dev Board  | d - XILIN | NX XC72    | Z020- | 1CLG48       | 4I v0.07 |  |
| Drawn            | EasyEDA | DA .        |            |           |            |       |              |          |  |
| Page             |         | USB USB3320 |            |           |            |       | JLCPCB-0     | 002      |  |
| Scriematre       |         | Scrieman    | Create     | Date      | 2024-11-09 |       |              |          |  |
| Schematic        |         | schematic1  |            |           | Update     | Date  | 2024-11-09   |          |  |

### **Ethernet**



| Schematic      |        | schematic1 |                                                |             |         |                        | Date       | e 2024-12-01 |    |   |
|----------------|--------|------------|------------------------------------------------|-------------|---------|------------------------|------------|--------------|----|---|
| Scriematic     |        |            | Scriematici                                    |             |         | Create Date 2024-11-09 |            | 9            |    |   |
| Page           |        |            | Ethernet                                       |             | Part Nu | mber                   | JLCPCB-002 |              |    |   |
| Drawn          | EasyED | Α          |                                                |             |         |                        |            |              |    |   |
| Reviewed       | EasyED | Α          | FPGA Dev Board - XILINX XC7Z020-1CLG484I v0.07 |             |         |                        |            |              |    | 7 |
|                |        |            |                                                |             |         |                        |            |              |    |   |
|                |        |            | VER                                            | SIZE        |         | PAGE                   | 8          | 0F           | 13 |   |
| <b>EasyEDA</b> |        | V0.1       | A4                                             | EasyEDA.com |         |                        |            |              |    |   |
| <br>1          |        |            | 5                                              |             |         | 6                      |            |              |    |   |

#### **Processing System PS Clock** Tri-state Gnd Output See UG933, pg. 58 30-60 MHz OK 33.333 MHz is tooling default Configure PS pinouts Vivado! Power on reset PS\_CLK\_500 R78 12K X N.C. VCC PS\_SRST\_B\_501 GND MIO\_VREF\_0V9 PS\_MIO\_VREF\_501 GND PS\_MIO0\_500 PS\_MIO1\_500 R79 12K C406 PS\_MIO2\_500 PS\_MIO3\_500 PS\_MIO4\_500 를 GND PS\_MIO5\_500 PS\_MIO6\_500 PS MIO7 500 PS\_MIO8\_500 Reset PS\_MIO9\_500 PS\_MIO10\_500 PS\_MIO11\_500 PS\_MIO12\_500 MIO0 (\_500) is 3V3 PS\_MIO13\_500 PS\_MIO14\_500 JART1\_RX JART1\_TX\_\ PS\_MIO15\_500 MIO1 (\_501) is 1V8 HSTL PS\_MIO16\_501 ETH\_TXCD ETH\_TXD1 ETH\_TXD2 ETH\_TXD3 ETH\_TXCTI ETH\_RXCLI ETH\_RXD0 PS\_MIO17\_501 PS\_MIO18\_501 USB PS\_MIO19\_501 **Boot Mode** PS\_MIO20\_501 PS MIO21 501 PS\_MIO22\_501 PS\_MIO23\_501 SW4 SMXS-03K-TP PS\_MIO24\_501 PS\_MIO25\_501 PS\_MIO26\_501 PS\_MIO27\_501 PS MIO28 501 PS\_MIO29\_501 R276 DNP\_0R R273 DNP\_0R **PS LED** PS\_MIO30\_501 QSPI\_DQ3\_M0 PS\_MIO31\_501 PS MIO32 501 PS\_MIO33\_501 PS\_MIO34\_501

PS\_MIO35\_501 PS\_MIO36\_501 PS\_MIO37\_501 PS\_MIO38\_501 PS\_MIO39\_501

PS\_MIO40\_501

PS\_MIO41\_501 PS\_MIO42\_501

PS\_MIO44\_501 PS\_MIO45\_501

PS\_MIO46\_501 PS\_MIO47\_501 PS\_MIO48\_501 PS\_MIO49\_501 PS\_MIO50\_501 PS\_MIO51\_501 PS\_MIO52\_501 PS\_MIO53\_501

2024-12-01 Update Date schematic1 Schematic 2024-11-09 Create Date Part Number JLCPCB-002 Page **Processor** Drawn **EasyEDA** FPGA Dev Board - XILINX XC7Z020-1CLG484I v0.07 EasyEDA Reviewed VER PAGE 13 SIZE **EasyEDA** EasyEDA.com V0.1 Α4

R91 R92 R93 1K 1K 1K

> Ę GND

Ę GND C193

R77

C195

100nF

R82 100K

# **Banks 34,35 - HDMI**

---





| Schematic      |                               | schemati | 01        |           | Update                 | Date          | 2024-12-1 | 2        |   |
|----------------|-------------------------------|----------|-----------|-----------|------------------------|---------------|-----------|----------|---|
| Scriematic     |                               | Scrieman | C I       |           | Create Date 2024-11-09 |               |           | )9       |   |
| Page           | Banks 34,35 - HDMI, Expansion |          |           |           |                        | mber          | JLCPCB-0  | )02      | D |
| Drawn          | EasyEDA                       |          |           |           |                        |               |           |          |   |
| Reviewed       | EasyEDA                       | FPGA     | Dev Board | d - XILIN | NX XC72                | <b>Z</b> 020- | 1CLG48    | 4I v0.07 |   |
|                |                               |          |           |           |                        |               |           |          |   |
|                |                               | VER      | SIZE      |           | PAGE                   | 10            | 0F        | 13       |   |
| <b>EasyEDA</b> |                               | V0.1     | A4        |           | Ea                     | syED          | A.com     |          |   |



•••

Fly-by routing



| Schematic  |        |            | achamati                                       | Update Date   2024-11-09 |  |         | 9     |            |     |                                                             |
|------------|--------|------------|------------------------------------------------|--------------------------|--|---------|-------|------------|-----|-------------------------------------------------------------|
| Scriematic |        | schematic1 |                                                |                          |  |         | Date  | 2024-11-09 |     |                                                             |
| Page       |        |            | HDMI                                           |                          |  | Part Nu | umber | JLCPCB-0   | 002 |                                                             |
| Drawn      | EasyED | A          |                                                |                          |  | •       |       |            |     |                                                             |
| Reviewed   | EasyED | Α          | FPGA Dev Board - XILINX XC7Z020-1CLG484I v0.07 |                          |  |         |       |            |     | te Date 2024-11-09 Number JLCPCB-002  C7Z020-1CLG484I v0.07 |
|            |        |            |                                                |                          |  |         |       |            |     |                                                             |
|            |        |            | VER                                            | SIZE                     |  | PAGE    | 11    | 0F         | 13  |                                                             |
| (A)        | EasyE  | DA         | V0.1                                           | A4                       |  | Ea      | asyED | A.com      |     |                                                             |
| 1          |        |            | 5                                              |                          |  |         |       | 6          |     |                                                             |





Placeholder...

To do:



| Schematic      | schematic1 |                                                |      |  |             | Date | 2024-11-09 |     |  |
|----------------|------------|------------------------------------------------|------|--|-------------|------|------------|-----|--|
| Schematic      |            |                                                |      |  |             | Date | 2024-11-09 |     |  |
| Page           |            | SD Card                                        |      |  |             |      | JLCPCB-    | 002 |  |
| Drawn          | EasyEDA    |                                                |      |  |             |      |            |     |  |
| Reviewed       | EasyEDA    | FPGA Dev Board - XILINX XC7Z020-1CLG484I v0.07 |      |  |             |      |            |     |  |
|                |            | VER                                            | SIZE |  | PAGE        | 13   | OF         | 13  |  |
|                |            | VER                                            | SIZE |  | FAGL        | 13   | 01         | 10  |  |
| <b>EasyEDA</b> |            | V0.1                                           | A4   |  | EasyEDA.com |      |            |     |  |